Accelerating Inference of Convolutional Neural Networks Using In-memory Computing

16Citations
Citations of this article
22Readers
Mendeley users who have this article in their library.

Abstract

In-memory computing (IMC) is a non-von Neumann paradigm that has recently established itself as a promising approach for energy-efficient, high throughput hardware for deep learning applications. One prominent application of IMC is that of performing matrix-vector multiplication in (Formula presented.) time complexity by mapping the synaptic weights of a neural-network layer to the devices of an IMC core. However, because of the significantly different pattern of execution compared to previous computational paradigms, IMC requires a rethinking of the architectural design choices made when designing deep-learning hardware. In this work, we focus on application-specific, IMC hardware for inference of Convolution Neural Networks (CNNs), and provide methodologies for implementing the various architectural components of the IMC core. Specifically, we present methods for mapping synaptic weights and activations on the memory structures and give evidence of the various trade-offs therein, such as the one between on-chip memory requirements and execution latency. Lastly, we show how to employ these methods to implement a pipelined dataflow that offers throughput and latency beyond state-of-the-art for image classification tasks.

Cite

CITATION STYLE

APA

Dazzi, M., Sebastian, A., Benini, L., & Eleftheriou, E. (2021). Accelerating Inference of Convolutional Neural Networks Using In-memory Computing. Frontiers in Computational Neuroscience, 15. https://doi.org/10.3389/fncom.2021.674154

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Save time finding and organizing research with Mendeley

Sign up for free