The most effective technique to reduce dynamic power is the supply voltage reduction by technology scaling which reduces threshold voltage. Under deep submicron technology, reduction in threshold voltage increases leakage currents, gate tunneling currents and leakage power in standby mode. Most of the handheld devices have long standby mode cause leakage current contributing to leakage power dissipation. In this paper, various leakage power reductions, charge recycling techniques, data retention of memories. Various Power gating techniques are discussed in detail.
CITATION STYLE
Halder, C., Obaidullah, S., & Roy, K. (2016). Of fl ine Writer Identi fi cation and Veri fi cation — A State-of-the-Art Handwriting forensic. Advances in Intelligent Systems and Computing, 435(May), 153–163. Retrieved from http://www.scopus.com/inward/record.url?eid=2-s2.0-84959158406%7B&%7DpartnerID=tZOtx3y1%5Cnhttp://www.scopus.com/inward/record.url?eid=2-s2.0-84959105290%7B&%7DpartnerID=tZOtx3y1
Mendeley helps you to discover research relevant for your work.