A multi-resolution mode CMOS image sensor with a novel two-step single-slope ADC for intelligent surveillance systems

17Citations
Citations of this article
10Readers
Mendeley users who have this article in their library.

Abstract

In this paper, we present a multi-resolution mode CMOS image sensor (CIS) for intelligent surveillance system (ISS) applications. A low column fixed-pattern noise (CFPN) comparator is proposed in 8-bit two-step single-slope analog-to-digital converter (TSSS ADC) for the CIS that supports normal, 1/2, 1/4, 1/8, 1/16, 1/32, and 1/64 mode of pixel resolution. We show that the scaled-resolution images enable CIS to reduce total power consumption while images hold steady without events. A prototype sensor of 176 × 144 pixels has been fabricated with a 0.18 µm 1-poly 4-metal CMOS process. The area of 4-shared 4T-active pixel sensor (APS) is 4.4 µm × 4.4 µm and the total chip size is 2.35 mm × 2.35 mm. The maximum power consumption is 10 mW (with full resolution) with supply voltages of 3.3 V (analog) and 1.8 V (digital) and 14 frame/s of frame rates.

Cited by Powered by Scopus

This article is free to access.

Register to see more suggestions

Mendeley helps you to discover research relevant for your work.

Already have an account?

Cite

CITATION STYLE

APA

Kim, D., Song, M., Choe, B., & Kim, S. Y. (2017). A multi-resolution mode CMOS image sensor with a novel two-step single-slope ADC for intelligent surveillance systems. Sensors (Switzerland), 17(7). https://doi.org/10.3390/s17071497

Readers' Seniority

Tooltip

PhD / Post grad / Masters / Doc 5

71%

Professor / Associate Prof. 1

14%

Lecturer / Post doc 1

14%

Readers' Discipline

Tooltip

Engineering 5

71%

Social Sciences 1

14%

Computer Science 1

14%

Save time finding and organizing research with Mendeley

Sign up for free